# Lab2

#### Part-A

In this portion of the Lab, first design a half adder and named half adder.v

For a half adder you need to implement on gate level by using one xor and one and gate.



endmodule

## ///////TB

Then write test bench that covers all inputs values and name the module as half\_adder\_tb.v

#### Then use the command

```
vcs -debug_access+all half_adder.v half_adder_tb.v
```

Simulate the code and cover all cases to test all possible combinations of and print out all test cases on consol.

| Inputs |   | Outputs |   |
|--------|---|---------|---|
| Α      | В | С       | S |
| 0      | 0 | 0       | 0 |
| 0      | 1 | 0       | 1 |
| 1      | 0 | 0       | 1 |
| 1      | 1 | 1       | 0 |

### Part-B

In this part we will use the half adder from Part-A to make a full adder.(by instantiation of half\_adder) and name it full\_adder.v



To make a full adder we will use 2 half adders and a OR primitive

Then write test bench that covers all inputs values and name the module as full\_adder\_tb.v

#### Then use the command

vcs -debug\_access+all half\_adder.v full\_adder.v full\_adder\_tb.v

Simulate the code and cover all cases to test all possible combinations of and print out all test cases on consol.

| а | b | Cin | Sum | cout |
|---|---|-----|-----|------|
| 0 | 0 | 0   | 0   | 0    |
| 0 | 0 | 1   | 0   | 1    |
| 0 | 1 | 0   | 0   | 1    |
| 0 | 1 | 1   | 1   | 0    |
| 1 | 0 | 0   | 0   | 1    |
| 1 | 0 | 1   | 1   | 0    |
| 1 | 1 | 0   | 1   | 0    |
| 1 | 1 | 1   | 1   | 1    |

```
module full_adder(
  A, //input A
  B, //input B
  C, //input C
  Sum,
  Carry_out
  );
  input A;
  input B;
  input C;
  output Sum;
  output Carry_out;
-----TB-----
module tb_full_adder;
  // Inputs
  reg Data_in_A;
  reg Data_in_B;
  reg Data_in_C;
  // Outputs
  wire Data_out_Sum;
  wire Data_out_Carry;
```

```
// Instantiate the Unit Under Test (UUT) full_adder uut (
```

end module;